MAINTENANCE AND INSTRUCTION MANUAL DIGITAL DATA ACQUISITION SUBSYSTEM/COMPUTER INTERFACE UNIT MODEL 501 (50M66520) GEORGE C. MARSHALL SPACE FLIGHT CENTER ASTRIONICS LABORATORY - INSTRUMENTATION AND COMMUNICATIONS DIVISION TELEMETRY SYSTEMS BRANCH Figure DDAS/CIU Assembly, Model 501, General Block Diagram #### SECTION II #### THEORY OF OPERATION #### 2.1 GENERAL The CIU is designed to perform the appropriate interface functions between two non-synchronous digital subsystems, the guidance computer, and the PCM system. The PCM system is a digital data handling system having a number of sampled data channels occuring in a repetitive time-division format, while the guidance computer is a digital data processing system. The CIU provides selective transfer of data from the PCM system to the computer. The computer identifies the specific data channel to be transferred by means of a 12-bit channel address. Upon receipt of a valid data request signal from the computer, the CIU initiates a transfer sequence consisting of the following functions: - a. Await the next appearance of the data word specified by the channel address. - b. Write the data word into a ten-bit holding register within the CIU. - c. Provide a data-ready signal to the computer indicating that the selected data is available. As long as the data request signal remains at the request level, subsequent samples of the selected channel will be transferred into the holding register as they appear in the PCM format. When the data request signal is returned to the standby level, the last data word transferred will remain in the holding register until another transfer sequence is initiated. ## 2.2 DETAILED OPERATION This section contains a detailed description of the operation of the Computer Interface Unit. The theory of operation is given for each logic card down to, but not including, the welded modules. Each card description includes the theory, a logic diagram of the card, and timing waveforms where applicable. The appropriate electrical schematics are contained in Appendix D. ### APPENDIX G ## LOGIC DIAGRAMS # LOGIC SYMBOLS Logic diagrams are used in this manual to aid in explaining the theory of operation of the PC boards. The control pulses, generated by the PC boards, are expressed in the text in the form of Boolean algebra equations. A brief explanation of the logic symbols and Boolean algebra symbols follows: The AND symbol is and with two inputs is The OR symbol is and with two inputs is EXCLUSIVE OR The STATE INDICATOR (active) is a small circle at the input or output terminal of a logic element. The small circle at the input indicates that the relatively low (L) signal activates the function. The small circle at the output indicates that the activated function output is relatively low. The absence of the small circle indicates that the relatively high (H) signal is the active signal. where set (s), reset (R), trigger (T), flip-flop (FF) and O, 1 are the binary states. The AMPLIFIER symbol is and as an INVERTER is The SINGLE SHOT function is Additional information on logic symbols can be found in MIL-STD-806B and MSF C-STD-353. Boolean algebra describes the two values (0, 1) of the binary numbers system which is used for logic equations. The AND function is designated by "." and the OR function by "+". The NOT function is represented by a bar over the variable "A". The basic laws, theorems, and identities of Boolean algebra are as follows: | | A+B = B+A | | A• B = B• A | |----|------------------------------------------------------------------------------------------|------|----------------------------------------------------| | | A+(B+C) = (A+B)+C | | A• (B• C) = (A• B)• C | | | | | $A \cdot (B+C) = A \cdot B \cdot + A \cdot C$ | | | A+A=A | | A• A = A | | | 0+ A = A | | 0 · A = 0 | | | 1+ A = 1 | | 1 • A = A | | | $A + \overline{A} = 1$ | | $A \cdot \overline{A} = 0$ | | if | A+ B = C | then | $\overline{A} \cdot \overline{B} = \overline{C}$ | | | | and | $A+B=(\overline{A\cdot B})$ | | | $\overline{\mathbf{A} \cdot \mathbf{B}} = \overline{\mathbf{A}} + \overline{\mathbf{B}}$ | | $\overline{A+B} = \overline{A} \cdot \overline{B}$ | | | $\overline{\overline{A}} = A$ | | | The relation between the logic symbols and Boolean algebra equations and the logic value of the functions AND, OR, and NOT is shown below: | AND | OR | A | В | X | |-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|------------------| | A | $A \longrightarrow A \longrightarrow$ | H<br>H<br>L<br>L | H<br>H<br>L | #<br>!<br>!<br>! | | A — O X Ā·B=X | $A \longrightarrow A \longrightarrow$ | H<br>H<br>L | H<br>L<br>H<br>L | L<br>H<br>L | | A | $A \longrightarrow 0 \longrightarrow 0 \longrightarrow X$ $\overline{A} + B = \overline{X}$ | HHLL | H<br>L<br>H<br>L | LHLL | | A — O X | A | H<br>H<br>L | HLHL | Н | | $\begin{array}{c} A \longrightarrow \\ B \longrightarrow \\ \overline{A} \cdot \overline{B} = \overline{X} \end{array}$ | A | H<br>H<br>L<br>L | HUHL | H<br>H<br>H<br>L | | $\begin{array}{c} A \\ B \\ \hline \\ A \cdot \overline{B} = \overline{X} \end{array}$ | A — O X X X X X X X X X X X X X X X X X X | H | HLHL | HLH | | $\begin{array}{c} A \longrightarrow \bigcirc \\ B \longrightarrow \overline{A} \cdot B = \overline{X} \end{array}$ | $A \longrightarrow X$ $A + \overline{B} = X$ | H H L L | HUHL | H<br>H<br>H<br>H | | A — X A·B=X | A————————————————————————————————————— | H<br>H<br>L<br>L | H<br>H<br>L | L<br>H<br>H |